Your browser does not support JavaScript!
http://iet.metastore.ingenta.com
1887

Design of asynchronous multilevel sequential circuits

Design of asynchronous multilevel sequential circuits

For access to this article, please select a purchase option:

Buy article PDF
£12.50
(plus tax if applicable)
Buy Knowledge Pack
10 articles for £75.00
(plus taxes if applicable)

IET members benefit from discounts to all IET publications and free access to E&T Magazine. If you are an IET member, log in to your account and the discounts will automatically be applied.

Learn more about IET membership 

Recommend Title Publication to library

You must fill out fields marked with: *

Librarian details
Name:*
Email:*
Your details
Name:*
Email:*
Department:*
Why are you recommending this title?
Select reason:
 
 
 
 
 
Proceedings of the Institution of Electrical Engineers — Recommend this title to your library

Thank you

Your recommendation has been sent to your librarian.

A 7-step algorithm for the design of sequential circuits is described. Its use enables engineering constraints such as gate-speed tolerances and fan-in restrictions to be met systematically, and it has been found helpful in meeting system modifications effectively at the design stage. The algorithm is developed with particular reference to NOR circuits; NAND circuits and relay circuits are treated briefly in Appendixes.

References

    1. 1)
      • F.G. Duncan , D. Zissos . Gate tolerences in sequential circuits. Proc IEE. , 2 , 317 - 320
    2. 2)
      • D. Zissos , F.G. Duncan . Fan-in restrictions in logic circuits. Proc IEE , 2 , 321 - 327
    3. 3)
      • D. Zissos . (1972) , Logic design algorithms.
http://iet.metastore.ingenta.com/content/journals/10.1049/piee.1972.0024
Loading

Related content

content/journals/10.1049/piee.1972.0024
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading
This is a required field
Please enter a valid email address