© The Institution of Engineering and Technology
This work substantiates the impact of Gaussian doping on the electrical performance of double gate junctionless field-effect transistor (DG-JLFET). To get a better understanding of the influence of non-uniform doping, the device is compared with uniform-doped DG-JLFET with various concentrations. The device is later used to demonstrate its usability in six-transistor static random access memory (6T SRAM) bitcell by studying the performance metrics, i.e. stability noise margin and write delay. A comparison of performance metrics is also given with uniformly doped DG-JLFET-based-6T SRAM. Improvement in static noise margin was observed with Gaussian doping without compromising with write access time.
References
-
-
1)
-
20. Huang, H., Wei, S., Pan, J., et al: ‘Threshold voltage model of total ionizing irradiated short-channel FD-SOI MOSFETs with Gaussian doping profile’, IEEE Trans. Nucl. Sci., 2018, 65, pp. 2679–2690 (doi: 10.1109/TNS.2018.2864977).
-
2)
-
8. Sahu, C., Singh, J.: ‘Device and circuit performance analysis of double gate junctionless transistors at Lg = 18 nm’, J. Eng., 2014, 3, pp. 105–110.
-
3)
-
17. Tajalli, A., Leblebici, Y.: ‘Design trade-offs in ultra-low-power digital nanoscale CMOS’, IEEE Trans. Circuits Syst., 2011, 58, pp. 2189–2200 (doi: 10.1109/TCSI.2011.2112595).
-
4)
-
20. Tayal, S., Nandi, A.: ‘Study of 6T SRAM cell using high-k gate dielectric based junctionless silicon nanotube FET’, Superlattices Microstruct., 2017, 112, pp. 143–150 (doi: 10.1016/j.spmi.2017.08.061).
-
5)
-
18. Sze, S.M.: ‘Physics of semiconductor devices’ (Wiley, USA, 1998).
-
6)
-
3. Raj, B., Saxena, A.K., Dasgupta, S.: ‘Nanoscale FinFET based SRAM cell design: analysis of performance metric, process variation, underlapped FinFET, and temperature effect’, IEEE Circuits Syst. Mag., 2011, 11, (3), pp. 38–50 (doi: 10.1109/MCAS.2011.942068).
-
7)
-
9. Duarte, J.P., Choi, S.-J., Choi, Y.-K.: ‘A full-range drain current model for double-gate junctionless transistors’, IEEE Trans. Electron Devices, 2011, 32, (6), 704–706 (doi: 10.1109/LED.2011.2127441).
-
8)
-
1. Moore, G.E.: ‘Cramming more components onto integrated circuits, Reprinted from Electronics, volume 38, number 8, April 19, 1965, pp.114 ff.’, IEEE Solid-State Circuits Soc. Newslett., 2006, 11, (5), pp. 33–35 (doi: 10.1109/N-SSC.2006.4785860).
-
9)
-
1. Hisamoto, D., Lee, W.-C., Kedzierski, J., et al: ‘FinFET-a self-aligned double-gate MOSFET scalable to 20 nm’, IEEE Trans. Electron Devices, 2000, 47, (12), pp. 2320–2325 (doi: 10.1109/16.887014).
-
10)
-
25. Baruah, R.K., Paily, R.P.: ‘A dual-material gate junctionless transistor with high-k spacer for enhanced analog performance’, IEEE Trans. Electron Devices, 2014, 61, pp. 123–128 (doi: 10.1109/TED.2013.2292852).
-
11)
-
22. Mondal, P., Ghosh, B., Bal, P., et al: ‘Effects of non-uniform doping on junctionless transistor’, Appl. Phys. A, 2015, 119, pp. 127–132 (doi: 10.1007/s00339-015-9026-2).
-
12)
-
21. Mondal, P., Ghosh, B., Bal, P.: ‘Planar junctionless transistor with non-uniform channel doping’, Appl. Phys. Lett.., 2013, 102, pp. 133505-1–133505-3 (doi: 10.1063/1.4801443).
-
13)
-
13. Pal, P.K., Kaushik, B.K., Dasgupta, S.: ‘High-performance and robust SRAM cell based on asymmetric dual-k spacer FinFETs’, IEEE Trans. Electron Devices, 2013, 60, (10), pp. 3371–3377 (doi: 10.1109/TED.2013.2278201).
-
14)
-
14. Wang, S., Leung, G., Pan, A., et al: ‘Evaluation of digital circuit-level variability in inversion-mode and junctionless FinFET technologies’, IEEE Trans. Electron Devices, 2013, 60, pp. 2186–2193 (doi: 10.1109/TED.2013.2264937).
-
15)
-
15. Singh, J., Mohanty, S.P., Pradhan, D.K.: ‘Robust SRAM design and analysis’ (Springer, USA, 2013), pp. 31–56.
-
16)
-
12. Yu, B., Wang, H., Joshi, A., et al: ‘15 nm gate length planar CMOS transistor’. Int. Electron Devices Meeting – Technical Digest, Washington, DC, USA, 2001, pp. 11.7.1–11.7.3.
-
17)
-
21. Seevinck, E., List, F.J., Lohstroh, J.: ‘Static-noise margin analysis of MOS SRAM cells’, IEEE J. Solid-State Circuits, 1987, 22, (5), pp. 748–754 (doi: 10.1109/JSSC.1987.1052809).
-
18)
-
1. Iwai, H.: ‘Roadmap for 22 nm and beyond’, Microelectron. Eng., 2009, 86, pp. 1520–1528 (doi: 10.1016/j.mee.2009.03.129).
-
19)
-
19. Zhang, G., Shao, Z., Zhou, K: ‘Threshold voltage model of short-channel FD-SOI MOSFETs with vertical Gaussian profile’, IEEE Trans. Electron Devices, 2008, 55, pp. 803–809 (doi: 10.1109/TED.2007.914832).
-
20)
-
6. Ferain, I., Colinge, C.A., Colinge, J.P.: ‘Multigate transistors as the future of classical metal-oxide-semiconductor field-effect transistors’, Nature, 2011, 479, pp. 310–315 (doi: 10.1038/nature10676).
-
21)
-
22)
-
5. Tayal, S., Nandi, A.: ‘Enhancing the delay performance of junctionless silicon nanotube based 6T SRAM’, Micro Nano Lett., 2018, 13, pp. 965–968 (doi: 10.1049/mnl.2017.0867).
-
23)
-
1. Colinge, P.J., Lee, W.C., Afzalian, A., et al: ‘Nanowire transistors without junctions’, Nat. Nanotechnol., 2010, 5, pp. 225–229 (doi: 10.1038/nnano.2010.15).
-
24)
-
4. Kim, Y.B.: ‘Challenges for nanoscale MOSFETs and emerging nanoelectronics’, Trans. Electr. Electron. Mater., 2010, 11, pp. 93–105 (doi: 10.4313/TEEM.2010.11.3.093).
-
25)
-
23. Kumari, V., Kumar, A., Saxena, M., et al: ‘Empirical model for nonuniformly doped symmetric double-gate junctionless transistor’, IEEE Trans. Electron Devices, 2018, 65, pp. 314–321 (doi: 10.1109/TED.2017.2776607).
http://iet.metastore.ingenta.com/content/journals/10.1049/mnl.2019.0375
Related content
content/journals/10.1049/mnl.2019.0375
pub_keyword,iet_inspecKeyword,pub_concept
6
6