Your browser does not support JavaScript!
http://iet.metastore.ingenta.com
1887

Reliable 2-bit/cell NVM technology using twin SONOS memory transistor

Reliable 2-bit/cell NVM technology using twin SONOS memory transistor

For access to this article, please select a purchase option:

Buy article PDF
£12.50
(plus tax if applicable)
Buy Knowledge Pack
10 articles for £75.00
(plus taxes if applicable)

IET members benefit from discounts to all IET publications and free access to E&T Magazine. If you are an IET member, log in to your account and the discounts will automatically be applied.

Learn more about IET membership 

Recommend Title Publication to library

You must fill out fields marked with: *

Librarian details
Name:*
Email:*
Your details
Name:*
Email:*
Department:*
Why are you recommending this title?
Select reason:
 
 
 
 
 
Electronics Letters — Recommend this title to your library

Thank you

Your recommendation has been sent to your librarian.

The twin SONOS memory (TSM) transistors for 2-bit/cell non-volatile-memory (NVM) application are presented and their reliability is evaluated so that they can be applied to next generation NVM technology. This new memory, which is implemented by the damascene gate and outer sidewall spacer processes, shows a high reliability down to 80 nm gate length.

References

    1. 1)
    2. 2)
    3. 3)
      • M.H. White , Y. Yang , A. Purwar , M.L. French . A low voltage SONOS nonvolatile semiconductor memory technology. IEEE Trans. Compon. Packag. Manuf. Technol. , 2 , 190 - 195
    4. 4)
      • Fukuda, M., Nakanishi, T., Nara, Y.: `Scaled 2 bit/cell SONOS type nonvolatile memory technology for sub-90 nm embedded application using SiN sidewall trapping structure', Tech. Dig. Int. Electron Devices Mtg, December 2003, Washington, DC, USA, p. 909–912.
    5. 5)
      • Y.K. Lee , K.W. Song , J.W. Hyun , J.D. Lee , B.-G. Park , S.T. Kang , J.D. Choe , S.Y. Han , J.N. Han , S.W. Lee , O.I. Kwon , C. Chung , D. Park , K. Kim . Twin SONOS memory with 30-nm storage nodes under a merged gate fabricated with inverted sidewall and damascene process. IEEE Electron Device Lett. , 5 , 317 - 319
http://iet.metastore.ingenta.com/content/journals/10.1049/el_20052070
Loading

Related content

content/journals/10.1049/el_20052070
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading
This is a required field
Please enter a valid email address