Hierarchical architecture for area-efficient integrated N-port memories with latency-free multi-gigabit per second access bandwidth
A two-level hierarchy is exploited for an area-efficient integrated N-port memory architecture, based on 1-port memory cells. The architecture is applicable to all types of dynamic, static and nonvolatile memory. It allows simultaneous read/write access from all ports, with access-rejection probability adjustable to application needs.