Design of multicast ATM switch

Access Full Text

Design of multicast ATM switch

For access to this article, please select a purchase option:

Buy article PDF
£12.50
(plus tax if applicable)
Buy Knowledge Pack
10 articles for £75.00
(plus taxes if applicable)

IET members benefit from discounts to all IET publications and free access to E&T Magazine. If you are an IET member, log in to your account and the discounts will automatically be applied.

Learn more about IET membership 

Recommend Title Publication to library

You must fill out fields marked with: *

Librarian details
Name:*
Email:*
Your details
Name:*
Email:*
Department:*
Why are you recommending this title?
Select reason:
 
 
 
 
 
Electronics Letters — Recommend this title to your library

Thank you

Your recommendation has been sent to your librarian.

The architecture of a shared multibuffer ATM switch that uses the cyclic address queue method is described. No memory speedup is required. The blocking effect is eliminated for unicast traffic. Multicast functions are efficiently carried out via a multicast queue. A dynamic multicast scheme is used to improve the unfairness problem.

Inspec keywords: electronic switching systems; buffer storage; queueing theory; asynchronous transfer mode; multimedia communication

Other keywords: blocking effect elimination; dynamic scheme; cyclic address queue method; unfairness problem improvement; shared multibuffer switch architecture; multicast queue; multicast ATM switch

Subjects: Communication switching; Queueing systems; Electronic switching systems and exchanges; Multimedia communications

References

    1. 1)
      • S. Kumar , D.P. Agrawal . On multicast support for shared-memory-based ATM switch architecture. IEEE Netw. , 34 - 39
    2. 2)
      • E.W. Zegura . Architectures for ATM switching systems. IEEE Commun. Mag.
    3. 3)
      • Lin, Y.-S., Shung, C.B.: `Queue management for shared buffer and shared multi-buffer ATM switches', Proc. IEEE INFOCOM, 1996, p. 688–695.
    4. 4)
      • H. Kondoh , H. Notani , H. Yamanaka , K. Higashitani , H. Saito , I. Hayashi , S. Kohama , Y. Matsuda , K. Oshima , M. Nakaya . A 622-Mb/s 8×8 ATM switch chip set with shared multibuffer architecture. IEEE J. Solid-State Circuits , 7 , 808 - 815
    5. 5)
      • J.S. Turner . Design of a broadcast packet switching network. IEEE Trans. , 6 , 734 - 743
http://iet.metastore.ingenta.com/content/journals/10.1049/el_19981470
Loading

Related content

content/journals/10.1049/el_19981470
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading
Comment
A comment has been published for this article:
Comment: Design of multicast ATM switch