IDDQ test invalidation by break faults
The effectiveness of IDDQ testing for bridging faults in CMOS ICs can be decreased if break faults are present in the circuit. The robustness to such invalidation is investigated here, leading to claims for a better test pattern generation for IDDQ testing. As for the proposed solution, test vectors that activate a larger number of different current paths can build a more robust test sequence.