http://iet.metastore.ingenta.com
1887

Input and output queueing ATM switch architecture with spatial and temporal slot reservation control

Input and output queueing ATM switch architecture with spatial and temporal slot reservation control

For access to this article, please select a purchase option:

Buy article PDF
$19.95
(plus tax if applicable)
Buy Knowledge Pack
10 articles for $120.00
(plus taxes if applicable)

IET members benefit from discounts to all IET publications and free access to E&T Magazine. If you are an IET member, log in to your account and the discounts will automatically be applied.

Learn more about IET membership 

Recommend Title Publication to library

You must fill out fields marked with: *

Librarian details
Name:*
Email:*
Your details
Name:*
Email:*
Department:*
Why are you recommending this title?
Select reason:
 
 
 
 
 
Electronics Letters — Recommend this title to your library

Thank you

Your recommendation has been sent to your librarian.

A viable ATM switch architecture exploiting both input and output queucing on a space division switch is proposed. This architecture features both input and output ports that are divided into several groups, and an efficient contention resolution algorithm is developed. The performance study indicates that a group size of 8 is sufficient to achieve 90% efficiency.

References

    1. 1)
      • Obara, H., Yasushi, T.: `High speed transport processor for broadband burst transport system', Proc. IEEE Int. Conf on Communications, 1988, Philadelphia, p. 922–927.
    2. 2)
      • Obara, H., Sasagawa, M., Tokizawa, I.: `An ATM crossconnect system for broadband transport networks based on virtual path concept', Proc. IEEE Int. Conf on Communications, 1990, Atlanta, p. 839–843.
    3. 3)
      • Tokizawa, I., Sato, K.: `Broadband transport techniques based on virtual path', Proc. IEEE Global Telecommunications Conf., 1990, San Diego, p. 1269–1273.
    4. 4)
      • H. Obara . Optimum architecture for input queueing ATM switches. Electron. Lett. , 7 , 555 - 556
    5. 5)
      • Eng, K.Y., Karol, M.J., Chih-lin, I.: `A modulator broadband (ATM) switch architecture with optimum performance', Proc 13th Int. Switching Symp., 1990, Stockholm, 4, p. 1–6.
http://iet.metastore.ingenta.com/content/journals/10.1049/el_19920014
Loading

Related content

content/journals/10.1049/el_19920014
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading
This is a required field
Please enter a valid email address