Your browser does not support JavaScript!
http://iet.metastore.ingenta.com
1887

Switched-capacitor delay circuit that is insensitive to capacitor mismatch and stray capacitance

Switched-capacitor delay circuit that is insensitive to capacitor mismatch and stray capacitance

For access to this article, please select a purchase option:

Buy article PDF
£12.50
(plus tax if applicable)
Buy Knowledge Pack
10 articles for £75.00
(plus taxes if applicable)

IET members benefit from discounts to all IET publications and free access to E&T Magazine. If you are an IET member, log in to your account and the discounts will automatically be applied.

Learn more about IET membership 

Recommend Title Publication to library

You must fill out fields marked with: *

Librarian details
Name:*
Email:*
Your details
Name:*
Email:*
Department:*
Why are you recommending this title?
Select reason:
 
 
 
 
 
Electronics Letters — Recommend this title to your library

Thank you

Your recommendation has been sent to your librarian.

A new switched-capacitor delay circuit which uses only a single amplifier and is insensitive to capacitor mismatch and stray capacitance is proposed. The insensitivity to capacitor mismatch permits the use of very small-valued capacitors so that the chip area can be reduced by device scaling as the feature sizes are reduced due to improvements in technology. Tapped analogue delay lines using such delay elements would be ideal for realising programmable and adaptive filters and equalisers in analogue LSI.

References

    1. 1)
      • P. Gillingham . Stray-free switched-capacitor unit-delay circuit. Electron. Lett. , 308 - 310
    2. 2)
      • R. Dessoulavy . A synchronous switched-capacitor filter. IEEE J. Solid-State Circuits , 301 - 305
    3. 3)
      • I.A. Yogng , D.A. Hodges . MOS switched-capacitor analog sampled-data direct-form recursive filters. IEEE J. Solid-State Circuits , 1020 - 1033
    4. 4)
      • J.J. Mulawka . Switched-capacitor analogue delays comprising of unity gain buffer. Electron. Lett. , 276 - 277
    5. 5)
      • B.G. Pain . Alternative approach to the design of switched-capacitor filters. Electron. Lett. , 438 - 439
    6. 6)
      • T. Enomoto . Monolithic analog adaptive equaliser integrated circuit for wide-band digital communication networks. IEEE J. Solid-State Circuits , 1045 - 1054
    7. 7)
      • P.B. Denyer . A monolithic adaptive filter. IEEE J. Solid-State Circuits , 291 - 296
    8. 8)
      • T. Enomoto , T. Ishihara , M. Yasumoto . Integrated tapped MOS analogue delay line using switched-capacitor technique. Electron. Lett. , 193 - 194
    9. 9)
      • M.H. White . Charge-coupled device (CCD) adaptive discrete analog signal processing. IEEE J. Solid-State Circuits , 132 - 147
http://iet.metastore.ingenta.com/content/journals/10.1049/el_19840454
Loading

Related content

content/journals/10.1049/el_19840454
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading
This is a required field
Please enter a valid email address