Your browser does not support JavaScript!
http://iet.metastore.ingenta.com
1887

Multiplier–divider cellular array

Multiplier–divider cellular array

For access to this article, please select a purchase option:

Buy article PDF
£12.50
(plus tax if applicable)
Buy Knowledge Pack
10 articles for £75.00
(plus taxes if applicable)

IET members benefit from discounts to all IET publications and free access to E&T Magazine. If you are an IET member, log in to your account and the discounts will automatically be applied.

Learn more about IET membership 

Recommend Title Publication to library

You must fill out fields marked with: *

Librarian details
Name:*
Email:*
Your details
Name:*
Email:*
Department:*
Why are you recommending this title?
Select reason:
 
 
 
 
 
Electronics Letters — Recommend this title to your library

Thank you

Your recommendation has been sent to your librarian.

A single array performing multiplication or division of two binary numbers is proposed. Implemented with the new t.t.l. 4-bit integrated circuits, it performs these two operations on 16-bit numbers in 640 and 890 ns, respectively.

References

    1. 1)
      • J.C. Hoffman , B. Lacaze , P. Csillag . Multiplieur paralléle à circuits logiques itératifs. Electron. Lett.
    2. 2)
      • R. De Mori . Suggestions for an i.c. fast parallel multiplier. Electron. Lett. , 50 - 51
    3. 3)
      • K.J. Dean . Iterative arrays of logical circuits for performing arithmetic. Electron. Engng. , 694 - 697
    4. 4)
      • H.H. Guild . Some cellular logic arrays for non-restoring binary division. Radio & Electron. Engr. , 345 - 348
    5. 5)
      • K.J. Dean . Some applications of cellular logic arithmetic arrays. Radio & Electron. Engr. , 225 - 227
http://iet.metastore.ingenta.com/content/journals/10.1049/el_19710297
Loading

Related content

content/journals/10.1049/el_19710297
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading
This is a required field
Please enter a valid email address