Your browser does not support JavaScript!
http://iet.metastore.ingenta.com
1887

access icon free Fractional-N multiplying delay-locked loop with delay-locked loop-based injection clock generation

A fractional-N multiplying delay-locked loop (MDLL) with delay-locked loop (DLL)-based injection clock generation is presented. By exploiting multiphase output of DLL which delay is locked to the period of output frequency, the proposed architecture performs a fractional clock multiplication with MDLL, while eliminating deterministic jitter from fractional divider. The proposed MDLL is designed in a 0.18 μm CMOS process and achieves 31.25 kHz frequency resolution with 1 MHz reference frequency. It occupies an active area of 0.055 mm2, and consumes 45 μW for 10 MHz frequency generation, showing energy efficiency figure-of-merit (FoM) of 4.5 μW/MHz.

http://iet.metastore.ingenta.com/content/journals/10.1049/el.2015.4531
Loading

Related content

content/journals/10.1049/el.2015.4531
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading
This is a required field
Please enter a valid email address