Your browser does not support JavaScript!
http://iet.metastore.ingenta.com
1887

access icon free DEC-cache: dynamically electing candidate cache for low power utilising hearing policy

On-chip cache memory is one of the largest power consumers in modern microprocessors. A dynamic way prediction scheme utilising a hearing policy is proposed for a low-power level-one cache design that handles power limit issues. The high prediction accuracy of the dynamically electing candidate (DEC)-cache helps to prevent large miss penalties. Owing to the high prediction accuracy, the experimental results show that the DEC-cache structure improves the energy-delay product by 26% compared with the existing buffered dual-mode cache.

References

    1. 1)
      • 2. Inoue, K., Ishihara, T., Murakami, K.: ‘Way-predicting set-associative cache for high performance and low energy consumption’. Proc. of ISLPED, San Diego, CA, USA, August 1999, pp. 273275.
    2. 2)
    3. 3)
      • 5. Linley, G.: ‘Sandy Bridge spans generations’. Microprocessor Report, Mountain View, CA, USA, 27 September2010.
    4. 4)
    5. 5)
      • 4. Moinuddin, K.: ‘Adaptive insertion policies for high performance caching’. Proc. of Int. Symp. on Computer Architecture (ISCA 07), San Diego, CA, USA, June 2007, pp. 381391.
http://iet.metastore.ingenta.com/content/journals/10.1049/el.2015.1153
Loading

Related content

content/journals/10.1049/el.2015.1153
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading
This is a required field
Please enter a valid email address