Algorithm for adjustment of DDR write interface timing
Algorithm for adjustment of DDR write interface timing
- Author(s): P. Fleming and P. Ostropolski
- DOI: 10.1049/cp:20080653
For access to this article, please select a purchase option:
Buy conference paper PDF
Buy Knowledge Pack
IET members benefit from discounts to all IET publications and free access to E&T Magazine. If you are an IET member, log in to your account and the discounts will automatically be applied.
IET Irish Signals and Systems Conference (ISSC 2008) — Recommend this title to your library
Thank you
Your recommendation has been sent to your librarian.
- Author(s): P. Fleming and P. Ostropolski Source: IET Irish Signals and Systems Conference (ISSC 2008), 2008 p. 144 – 148
- Conference: IET Irish Signals and Systems Conference (ISSC 2008)
- DOI: 10.1049/cp:20080653
- ISBN: 978-0-86341-931-7
- Location: Galway, Ireland
- Conference date: 18-19 June 2008
- Format: PDF
While the demand for memory capacity and performance continues to increase, current DDR-2 memory implementations start to encounter limitations. At high data rates of 533 MT/s and above, it becomes increasingly difficult to support greater than two DIMMs on a single DDR channel due to board routing and timing constraints. Supporting different combinations of DDR-2 raw card types on the same platform also complicates the timing and routing due to the possible variations in load. This paper outlines a method of achieving higher data rates of DDR-2 while supporting multiple DIMM configurations on a single platform by utilizing hardware circuitry in the memory controller in connection with software algorithms to adjust the DDR signal timing relationships based on the populated memory configuration. The algorithm also compensate for the effects of ageing over the lifetime of the part. The techniques used in this work are related to DDR-2 but could also be applicable to DDR-3 and future technologies.
Inspec keywords: DRAM chips; timing
Subjects: Memory circuits; Semiconductor storage
Related content
content/conferences/10.1049/cp_20080653
pub_keyword,iet_inspecKeyword,pub_concept
6
6