@ARTICLE{ iet:/content/journals/10.1049/iet-cds.2018.5093, author = {Harjap Saini}, author = {Anu Gupta}, keywords = {constant power consumption design;size 180.0 nm;novel differential logic gate;n-bit inputs;highly regular structure;novel DPA immune design;evaluation path;propagation delay;differential power analysis method;voltage 1.8 V;basic gates;power supply;TowerJazz CMOS technology;AND–NAND design;strong salience strength;noninvasive side-channel attack;OR–NOR function;Cadence tool;}, ISSN = {1751-858X}, language = {English}, abstract = {Differential power analysis (DPA) method is frequently used for the non-invasive side-channel attack to hack into the system. This study proposes a novel DPA immune design of basic gates, which show the dense distribution of autocorrelation and strong salience strength around 60%. The design has a highly regular structure with exactly similar evaluation path for both differential outputs, AND–NAND, and OR–NOR which can be easily extended for n-bit inputs. The design effort is minimal as the structure is such that AND–NAND design can be used to obtain OR–NOR function by just changing the placement of inputs. These gates have 0.46× less propagation delay, and 3.7× higher power consumption in comparison to other published work. The designs are simulated using Cadence tool with TowerJazz CMOS 180 nm technology with a power supply of 1.8 V.}, title = {Constant power consumption design of novel differential logic gate for immunity against differential power analysis}, journal = {IET Circuits, Devices & Systems}, issue = {1}, volume = {13}, year = {2019}, month = {January}, pages = {103-109(6)}, publisher ={Institution of Engineering and Technology}, copyright = {© The Institution of Engineering and Technology}, url = {https://digital-library.theiet.org/;jsessionid=s27lua88n5u9.x-iet-live-01content/journals/10.1049/iet-cds.2018.5093} }