access icon free Low-power and area efficient binary coded decimal adder design using a look up table-based field programmable gate array

The binary coded decimal (BCD) system is suitable for digital communication, which can be designed by field programmable gate array (FPGA) technology, where look up table (LUT) is one of the major components of FPGA. In this study, the authors proposed a low power and area efficient LUT-based BCD adder which is constructed basically in three steps: First, a new technique is introduced for the BCD addition to obtain the correct BCD digit. Second, a new controller circuit of LUT is presented which is designed to select and send Read/Write voltage to memory cell for performing Read or Write operation. Finally, a compact BCD adder is designed using the proposed LUT. Their proposed 2-input LUT outperforms the existing best one providing 65.8% improvement in terms of area, 44.1% for Read operation and 43.5% for Write operation in power consumption. The proposed BCD adder using FPGA gains a radical achievement compared with the existing best-known LUT-based BCD adder providing prominent better performance of 65.6% in area and 48.3% less power consumption.

Inspec keywords: adders; low-power electronics; field programmable gate arrays; binary codes; table lookup

Other keywords: write operation; BCD digit; read operation; 2-input LUT; look up table; memory cell; power consumption; read-write voltage; field programmable gate array; FPGA; low-power area efficient binary coded decimal adder; controller circuit; compact BCD adder; BCD addition

Subjects: Electrical/electronic equipment (energy utilisation); Logic circuits; Codes; Logic and switching circuits

http://iet.metastore.ingenta.com/content/journals/10.1049/iet-cds.2015.0213
Loading

Related content

content/journals/10.1049/iet-cds.2015.0213
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading