© The Institution of Engineering and Technology
Reducing the leakage power in embedded static random access memory (SRAM) memories is critical for low-power applications. Raising the source voltage of SRAM cells through diode transistor in standby mode reduces the leakage currents effectively. However, in order to preserve the state of the cell in standby mode, the source voltage cannot be raised beyond a certain level. To achieve that, the size of the required diode transistor becomes larger, as the supply voltage shrinks in the nano-complementary metal oxide semiconductor (CMOS) technologies. In this work, an area efficient power gating technique with capability of post-silicon trimming of the voltage across SRAM cell is presented. Proposed scheme provides many options to trim the SRAM source voltage (ranging from 50 to 150 mV in steps of 25 mV approximately.) with 3% area overhead when applied to complete SRAM bank. The scheme has been illustrated with a 16 kb SRAM macro at 28 nm CMOS technology at 0.85 V supply voltage. Sector-based power gating is presented which enables leakage savings while memory is in the active mode. The area overhead of the presented scheme is 8% when applied to SRAM bank array split into sectors.
References
-
-
1)
-
5. Moradi, F., Wisland, D.T.: ‘Adaptive supply voltage circuit using body bias technique’. MIXDES 2009, 16th Int. Conf. ‘Mixed Design of Integrated Circuits and Systems’, June 25–27, 2009.
-
2)
-
3)
-
2. Azizi, N., Moshovos, A., Najm, F.N.: ‘Low leakage asymmetric SRAM cell devices’. .
-
4)
-
9. Goel, A., Mazhari, B.: ‘Gate leakage and its reduction in deep submicron SRAM’. Proc. Int. Conf. on VLSI Design, January 2005.
-
5)
-
7. Yeh, C., Chen, Y.-C., Wang, J.-S.: ‘Towards process variation-aware power gating’, IEEE Trans. Very Large Scale Integr. (VLSI) Syst., 2012, 20, (11) (doi: 10.1109/TVLSI.2011.2169435).
-
6)
-
14. Yang, H.-I., Hwang, W.: ‘Impacts of NBTI/PBTI and contact resistance on power-gated SRAM with high-metal-gate devices’, IEEE Trans. on VLSI Syst., 2011, 19, (7) (doi: 10.1109/TVLSI.2010.2049038).
-
7)
-
4. Zhai, B., Hanson, S., Blaauw, D., Sylvester, D.: ‘A variation-tolerant sub-200 mV 6-T subthreshold SRAM’, IEEE J. Solid-State Circuits, 2008, 43, (10) (doi: 10.1109/JSSC.2008.2001903).
-
8)
-
16. Kim, S., Kosonocky, S.V., Knebel, D.R., Stawiasz, K., Papaefthymiou, M.C.: ‘A multi-mode power gating structure for low-voltage deep-submicron CMOS ICs’, IEEE Trans. Circuits Syst.—II: Express Briefs, 2007, 54, (7) (doi: 10.1109/TCSII.2007.894428).
-
9)
-
17. Zhang, K., Bhattacharya, U., Zhanping Chen, , Hamzaoglu, F., Murray, D., Vallepalli, N., Yih Wang, , Zheng, B., Bohr, M.: ‘SRAM design on 65-nm CMOS technology with dynamic sleep transistor for leakage reduction’, IEEE J.l Solid-State Circuits, 2005, 40, (4), pp. 895–901 (doi: 10.1109/JSSC.2004.842846).
-
10)
-
13. Kim, S., Knebel, D.R., Kosonocky, S.V.: ‘Charge recycling power gate’. , November 21, 2006.
-
11)
-
1. Kolar, P., Karl, E., Bhattacharya, U., et al: ‘A 32 nm High-k metal gate SRAM with adaptive dynamic stability enhancement for low-voltage operation’, IEEE J. Solid-State Circuits, 2011, 46, (1) (doi: 10.1109/JSSC.2010.2084490).
-
12)
-
18. Khellah, M., Somasekhar, D., Yibin Ye, , Nam Sung Kim, , Howard, J., Ruhl, G., Sunna, M., Tschanz, J., Borkar, N., Hamzaoglu, F., Pandya, G., Farhang, A., Zhang, K., De, V.: ‘A 256-Kb dual-VCC SRAM building block in 65-nm CMOS process with actively clamped sleep transistor’, IEEE J. Solid-State Circuits, 2007, 42, (1), pp. 233–242 (doi: 10.1109/JSSC.2006.888357).
-
13)
-
3. Moradi, F., Wisland, D.T., Mahmoodi, H., Berg, Y., Cao, T.V.: ‘New SRAM design using body bias technique for ultra low power applications’. 11th Intl Symp. on Quality Electronic Design, 2010.
-
14)
-
12. Bhavnagarwala, A.J., Kim, S., Knebel, D.R., Kosonocky, S.V.: ‘Digital logic with reduced logic’. , December 20, 2005.
-
15)
-
8. Bhavnagarwala, A., Kosonocky, S.V., Immediato, M., Knebel, D., Haen, A.-M.: ‘A pico-joule class, 1 GHz, 32 kB × 64 b DSP SRAM with self reverse bias’. Proc. Symp. VLSI Circuits Digital Technology Papers, June 2003, pp. 251–252.
-
16)
-
15. Goel, A., Evans, D., Stephani, R., Reddy, V., Rai, D., Chary, V., Sathisha, N.: ‘An area efficient diode and on transistor interchangeable power gating scheme with trim options for low power SRAMs’. Proc. Int. Conf. on VLSI Design, January 2012.
-
17)
-
11. Min, K.-S., Kanda, K., Sakurai, T.: ‘Row-by-row dynamic source-line voltage control (RRDSV) scheme for two orders of magnitude leakage current reduction of sub-1-V- V SRAM's’. Proc. IEEE Int. Symp. Low Power Electronics and Design (ISLPED), August 2003, pp. 66–71.
-
18)
-
6. Enomoto, T., Oka, Y., Shikano, H.: ‘Self-controllable voltage level (SVL) circuit and its low power high speed CMOS circuit applications’, IEEE J Solid-State Circuits, 2003, 38, (7), pp. 1220–1226 (doi: 10.1109/JSSC.2003.813248).
-
19)
-
10. Kanda, K., Miyazaki, T., Sik, M.K., Kawaguchi, H., Sakurai, T.: ‘Two orders of magnitude leakage power reduction of low voltage SRAM's by row-by-row dynamic voltage control (RRDV) scheme’. Proc. IEEE Int. ASIC/SOC Conf., September 2002, pp. 381–385.
http://iet.metastore.ingenta.com/content/journals/10.1049/iet-cds.2013.0205
Related content
content/journals/10.1049/iet-cds.2013.0205
pub_keyword,iet_inspecKeyword,pub_concept
6
6