Your browser does not support JavaScript!
http://iet.metastore.ingenta.com
1887

True background calibration technique for pipelined ADC

True background calibration technique for pipelined ADC

For access to this article, please select a purchase option:

Buy article PDF
£12.50
(plus tax if applicable)
Buy Knowledge Pack
10 articles for £75.00
(plus taxes if applicable)

IET members benefit from discounts to all IET publications and free access to E&T Magazine. If you are an IET member, log in to your account and the discounts will automatically be applied.

Learn more about IET membership 

Recommend Title Publication to library

You must fill out fields marked with: *

Librarian details
Name:*
Email:*
Your details
Name:*
Email:*
Department:*
Why are you recommending this title?
Select reason:
 
 
 
 
 
Electronics Letters — Recommend this title to your library

Thank you

Your recommendation has been sent to your librarian.

A digital background calibration technique for a pipelined analogue-to-digital converter (ADC) is presented. The calibration technique involves the use of a slow, but accurate, ADC in conjunction with a least-mean squares (LMS) algorithm to find the parameters, which correct for residue errors such as finite op-amp gain error, capacitor ratio mismatch and charge injection error in a non-ideal pipeline stage, resulting in a significant improvement in the INL and the DNL of the ADC.

References

    1. 1)
      • J. Ingino , B. Wooley . A continuously calibrated 12-b, 10-ms/s, 3.3-v a/d converter. IEEE J. Solid-Stale Circuits , 12 , 1920 - 1931
    2. 2)
      • K. Nagaraj . Area-efficient self-calibration technique for pipe-lined algorithmica/d converters. IEEE Trans. , 7 , 540 - 544
    3. 3)
      • Hae-Seung Lee . A 12-b 600 ks/s digitally self-calibrated pipelined algorithmic adc. IEEE J. Solid-State Circuits , 4 , 509 - 515
    4. 4)
      • S.H. Lewis , H.S. Fetterman , G.F. Gross , R. Ramachandran , T.R. Viswanathan . A 10-b 20-msample/s analog-to-digital converter. IEEE J. Solid-State Circuits , 3 , 351 - 358
    5. 5)
      • Un-Ku Moon , Bang-Sup Song . Background digital calibration techniques for pipelined adc's. IEEE Trans. , 2 , 102 - 109
http://iet.metastore.ingenta.com/content/journals/10.1049/el_20000610
Loading

Related content

content/journals/10.1049/el_20000610
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading
This is a required field
Please enter a valid email address