Your browser does not support JavaScript!
http://iet.metastore.ingenta.com
1887

12b 50 MS/s 0.18 µm CMOS ADC with highly linear input variable gain amplifier

12b 50 MS/s 0.18 µm CMOS ADC with highly linear input variable gain amplifier

For access to this article, please select a purchase option:

Buy article PDF
£12.50
(plus tax if applicable)
Buy Knowledge Pack
10 articles for £75.00
(plus taxes if applicable)

IET members benefit from discounts to all IET publications and free access to E&T Magazine. If you are an IET member, log in to your account and the discounts will automatically be applied.

Learn more about IET membership 

Recommend Title Publication to library

You must fill out fields marked with: *

Librarian details
Name:*
Email:*
Your details
Name:*
Email:*
Department:*
Why are you recommending this title?
Select reason:
 
 
 
 
 
Electronics Letters — Recommend this title to your library

Thank you

Your recommendation has been sent to your librarian.

A 12b 50 MS/s 0.18 µm CMOS ADC with a highly linear variable gain amplifier (VGA) for medical ultrasound and CCD image sensor applications is presented. The proposed four-step pipeline ADC optimises power and chip area at target specifications while the front-end VGA, based on a conventional approximated log function, employs a merged capacitor switching scheme to improve the VGA gain linearity. The proposed input VGA shows a linearity error less than 0.013 dB in a gain range from −3 to 0 dB by a 0.2 dB step. The measured prototype ADC with an active die area of 1.09 mm2 shows a maximum SNDR and SFDR of 62.6 and 73.1 dB, respectively, and consumes 28.1 mW at 1.8 V and 50 MS/s.

References

    1. 1)
      • Fujimoto, Y., Akada, H., Ogawa, H., Iizuka, K., Miyamoto, M.: `A switched-capacitor variable gain amplifier for CCD image sensor interface system', Proc. Eur. Solid-State Circuits Conf., September 2002, Florence, Italy, p. 363–366.
    2. 2)
      • T.H. Oh , S.H. Lee . Single-chip CMOS CCD camera interface based on digitally controlled capacitor-segment combination. IEEE Trans. Circuits Syst. II, Analog. Digit. Signal Process , 11 , 1338 - 1343
    3. 3)
    4. 4)
      • S.M. Yoo , J.B. Park , S.H. Lee , U.K. Moon . A 2.5-V 10-b 120-MSample/s CMOS pipelined ADC based on merged-capacitor switching. IEEE Trans. Circuits Syst. II, Analog. Digit. Signal Process , 5 , 269 - 275
http://iet.metastore.ingenta.com/content/journals/10.1049/el.2010.1834
Loading

Related content

content/journals/10.1049/el.2010.1834
pub_keyword,iet_inspecKeyword,pub_concept
6
6
Loading
This is a required field
Please enter a valid email address