A hardware scheduler for parallel processing in control applications
A hardware scheduler for parallel processing in control applications
- Author(s):
- DOI: 10.1049/cp:19940289
For access to this article, please select a purchase option:
Buy conference paper PDF
Buy Knowledge Pack
IET members benefit from discounts to all IET publications and free access to E&T Magazine. If you are an IET member, log in to your account and the discounts will automatically be applied.
International Conference on Control '94 — Recommend this title to your library
Thank you
Your recommendation has been sent to your librarian.
- Author(s): Source: International Conference on Control '94, 1994 p. 1098 – 1103
- Conference: International Conference on Control '94
- DOI: 10.1049/cp:19940289
- ISBN: 0 85296 610 5
- Location: Coventry, UK
- Conference date: 21-24 March 1994
- Format: PDF
One approach to catering for the higher computational demands of modern digital control systems is to use parallel processing. Despite the many examples available which use this technique, it cannot be claimed that it is the natural choice of the control engineer for implementation. The premise for the work described in this paper is that parallel processing must be as transparent and convenient to the designer as a single processor solution, if it is to become an acceptable option. Problems such as deadlock, livelock, communication delays and network topologies contribute to the difficulty of parallel programming and should, as far as possible, be hidden from the user. The well-known processor farm paradigm is a step towards this goal because of its dynamic scheduling properties. However, control system applications generally involve processing relatively small amounts of data in short periods of time with a definite deadline which is more difficult to achieve than high average throughput on a large job. This paper describes a specialised hardware scheduler for a processor farm which minimises the overhead of scheduling multiple tasks to multiple processors. It also describes the harness software which allows the algorithm to be separately partitioned into tasks and incorporated as linked modules.
Inspec keywords: scheduling; multiprocessing systems; computerised control; performance evaluation; parallel processing
Subjects: Control engineering computing; Multiprocessing systems; Parallel architecture; Performance evaluation and testing
Related content
content/conferences/10.1049/cp_19940289
pub_keyword,iet_inspecKeyword,pub_concept
6
6